





## ADVANCE CERTIFICATION PROGRAM IN ULSI DESIGN

NATIONAL INSTITUTE OF ELECTRONICS & INFORMATION TECHNOLOGY, NOIDA

















(Centre of Excellence in Chip Designing, Noida Centre) (An Autonomous Scientific Society of Ministry of Electronics & IT, (MeitY), Govt. of India)

<u>Name of Institution</u>: Centre of Excellence in Chip Designing at NIELIT NOIDA in association with SoCTeamup Semiconductors Pvt Ltd as industry partner

Name of Course: Advance Certification Program in VLSI Design

**NIELIT**: The National Institute of Electronics and Information Technology (NIELIT), is an autonomous scientific society under the administrative control of the Ministry of Electronics and Information Technology (MeitY), Government of India. NIELIT is actively engaged in Capacity Building and Skill Development in the areas of IECT. As of date, NIELIT has a Pan-India presence through a network of 51 own centers, more than 500 accredited centers, and 6500+ facilitation centres. NIELIT is also an active resource centre in conducting training programs in all technologies under the FutureSkills PRIME program especially stressing the Cyber Security, Cyber Forensics, Blockchain, Artificial Intelligence, and IoT.

**SoCTeamup:** Founded at NSUT-IIF, SoCTeamup Semiconductors Pvt Ltd envisions to redefine SoC design, aiming to create an IC design services platform which is at par with software design services, maximize visibility of every skilled resource in the semiconductor realm, and democratize IC design process through development of open-source and hybrid EDA design flows. Additionally, the company focuses on developing low-cost plug-and-play DFT/DFX solutions for next generation SoCs and mission critical systems. SoCTeamup aspires to create a digital platform that redefines the landscape of ultra-low-cost SoC design and manufacturing services.









(Centre of Excellence in Chip Designing, Noida Centre) (An Autonomous Scientific Society of Ministry of Electronics & IT, (MeitY), Govt. of India)

**<u>Course Objective</u>**: The Internship Program in ASIC Design course aims to provide a comprehensive overview of:

- Very Large-Scale Integration concepts, covering digital design methodologies, ASIC and FPGA technologies, physical design, and testing.
- RTL to GDSII, Semi-Custom & Full-Custom Design Flows using Virtuoso, Genus, Innovus, Tempus EDA tools of Cadence.
- Participants will gain hands-on experience with **Cadence EDA** tool suite, explore powerefficient design strategies, and delve into emerging trends.
- The course emphasizes practical applications through project work and offers insights from industry experts who have delivered **30+ chip tapeouts** for top design houses like Intel, STMicroelectronics, NXP Semiconductors to name a few, enabling a foundational understanding of VLSI principles and practices in a condensed timeframe.

**Current Job Scenario in VLSI Design:** The job scenario in the VLSI Design industry in India and abroad is characterized by robust growth and high demand for skilled professionals. In India, the VLSI Design sector has experienced significant expansion, fueled by the country's emergence as a global hub for semiconductor manufacturing and research. With the rise of initiatives such as the "Make in India" campaign and the National Policy on Electronics, the Indian government has prioritized the development of VLSI Design industry, offering incentives and infrastructure support to attract investments and foster innovation. This has led to the establishment of numerous semiconductor fabrication units and design centers across the country, creating a plethora of job opportunities for VLSI engineers. Similarly, abroad, countries like the United States, China, and Taiwan continue to drive innovation and investment in VLSI Design industry presents a dynamic and promising landscape for individuals seeking rewarding careers both in India and on the international stage.









(Centre of Excellence in Chip Designing, Noida Centre) (An Autonomous Scientific Society of Ministry of Electronics & IT, (MeitY), Govt. of India)

Duration: 80 Working days @ 6 Hrs per day per session (480 Hours)/4 Months

NOTE: Only in physical mode. Limited seats (Only 20)

**<u>Eligibility</u>:** Students who have completed or pursuing B.Tech/ M.Tech/ M.Sc. in Electronics/Computer/Electrical or relevant discipline

Note: Research Scholars, Faculty members and Industry professionals can also enroll

#### Prerequisites: -

- 1. Basic knowledge of digital circuits and logic gates.
- 2. Familiarity with a hardware description language (HDL) such as Verilog or VHDL
- 3. Familiarity with a Unix/Linux environment and command-line interface

Course Fees: Rs. 96,760/- (incl. GST)

#### Note: Course fees can be paid in two equal instalments

Course Date: Tentatively starting from 29 April 2024\*

**Registration Process:** Candidates have to apply in prescribed application form through online registration portal https://regn.nielitvte.edu.in/ or through Android App "**NIELIT Kaushal Setu**". The duly filled form along with the course fees Rs. 96,760/- (incl. GST) has to be submitted in online mode through the above link. **Note: The Fees deposited is Non-Refundable** 

# PARTHA P. ADHIKARI Additional Director/Scientist 'E' & OIC, CoE Chip Design Noida Centre PAGE 3 Pttps://www.nielit.gov.in (MIELITIndia) Image: Antipication of the state of the s







(Centre of Excellence in Chip Designing, Noida Centre) (An Autonomous Scientific Society of Ministry of Electronics & IT. (MeitY). Govt. of India)

(An Autonomous Scientific Society of Ministry of Electronics & II, (MeitY), Govt. of India)

<u>Course Outcomes</u>: Upon completion of the Advanced Certification Program in VLSI Design, students will be well-prepared for lucrative opportunities in the Indian and international job markets, equipped with:

- Proficiency in using industry-standard EDA tools, ensuring they can efficiently navigate complex design tasks and contribute effectively to project teams.
- Expertise in emerging trends such as System-on-Chip (SoC) design and low-power optimization, enhancing their competitiveness and adaptability in diverse work environments.

#### <u>Salient Features:</u>

- All Classes in physical mode with one-to-one mentorship
- Use of Licensed EDA tool of Cadence which includes Spectre, Virtuoso, Genus, Innovus, Modus, Quantus, Tempus & Xcelium
- Real-time industry project exposure
- Placement assistance

| Module # | Module<br>Description | Contents with Hands on                                                                                                                                                                                                                                                                                                                           |
|----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Module 1 | RTL-GDSII flow        | <ul> <li>Introduction to RTL design and its role in the chip design process</li> <li>RTL coding practices and guidelines</li> <li>Logic synthesis and technology mapping</li> <li>Physical design considerations at RTL</li> <li>Design constraints and timing analysis</li> <li>Hands-on exercises using industry-standard RTL tools</li> </ul> |



#### Course Content:







(Centre of Excellence in Chip Designing, Noida Centre) (An Autonomous Scientific Society of Ministry of Electronics & IT, (MeitY), Govt. of India)

| Module 2 | Design<br>Verification                                 | <ul> <li>Introduction to verification methodologies,<br/>including simulation and functional verification.</li> <li>Writing testbenches and test vectors</li> <li>Concept of OOPs in System Verilog</li> <li>IPC in System Verilog</li> <li>Code coverage and functional coverage analysis</li> <li>Assertion based Verification</li> <li>UVM (Universal Verification Methodology) for<br/>advanced verification</li> <li>UVM based classes</li> <li>TLM</li> <li>Config_db and resource_db in UVM</li> <li>Practical verification project assignments</li> </ul> |
|----------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Module 3 | DFT                                                    | <ul> <li>Introduction to DFT principles and goals</li> <li>Scan chains and scan design techniques</li> <li>Built-in self-test (BIST) methodologies</li> <li>Boundary scan (JTAG) and test access<br/>mechanisms</li> <li>Test pattern generation and fault coverage<br/>analysis</li> <li>Practical DFT design projects with real-world<br/>applications</li> </ul>                                                                                                                                                                                               |
| Module 4 | Project based on Industry standard ASIC Implementation |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

• There will be 6 Hours Session per day.









(Centre of Excellence in Chip Designing, Noida Centre) (An Autonomous Scientific Society of Ministry of Electronics & IT, (MeitY), Govt. of India)

#### Mode of Payment:

Fees can be paid either by debit/credit card or in any online mode.

For any queries and more details please contact on 8218724641/9711177638

#### Course Venue

Centre of Excellence in Chip Designing, NOIDA Centre NIELIT, PS-1D, Behind Brahmaputra Shopping Complex Sector 29, Noida, Uttar Pradesh 201301, Walking distance from **Botanical Garden Metro station** 

#### Office Address

CoE in Chip Designing, Noida, PS-1D, Behind Brahmaputra Shopping Complex, Sector 29, Arun Vihar, Noida, Uttar Pradesh 201303, Walking distance from **Botanical Garden Metro station** 

#### **Registration Link:**

QR code for registration link: <u>https://regn.nielitvte.edu.in/appform1.php?bi=787</u>

or

#### Through Android App "**NIELIT Kaushal Setu**"







/NIELITIndia